

# Design and Optimization of Non-Volatile Latch using Resistive Memory Technology

Kwan Lim<sup>1</sup>

Graduate Mentor: Aliyar Attaran<sup>2</sup>, Advisor: Hamid Mahmoodi<sup>2</sup> <sup>1</sup>Cañada College 4200 Farm Hill Blvd. Redwood City, CA 94061

<sup>2</sup>San Francisco State University: Dept. of Engineering 1600 Holloway Ave. San Francisco, CA 94132



#### Introduction

 Modern Semiconductor industry is vulnerable to IP fraud and reverse engineering due to low hardware security and IC fabrication foundries outsourcing semiconductor design.

|     |                            | SRAM               | DRAM               | Flash<br>(NOR)  | Flash<br>(NAND)  | FeRAM     | MRAM               | PRAM     | STT-RAM |
|-----|----------------------------|--------------------|--------------------|-----------------|------------------|-----------|--------------------|----------|---------|
| g , | Non-volatile               | No                 | No                 | Yes             | Yes              | Yes       | Yes                | Yes      | Yes     |
|     | Cell size (F²)             | 50-120             | 6–10               | 10              | 5                | 15-34     | 16 <del>-4</del> 0 | 6–12     | 6–20    |
|     | Read time (ns)             | 1-100              | 30                 | 10              | 50               | 20–80     | 3–20               | 20–50    | 2–20    |
|     | Write / Erase<br>time (ns) | 1-100              | 50 / 50            | 1 μs /<br>10 ms | 1 ms /<br>0.1 ms | 50 / 50   | 3–20               | 50 / 120 | 2–20    |
|     | Endurance                  | 1016               | 1016               | 105             | 105              | 1012      | >1015              | 1010     | >1015   |
|     | Write power                | Low                | Low                | Very high       | Very high        | Low       | High               | Low      | Low     |
|     | Other power consumption    | Current<br>leakage | Refresh<br>current | None            | None             | None      | None               | None     | None    |
|     | High voltage<br>required   | No                 | 2 V                | 6–8 V           | 16-20 V          | 2-3 V     | 3 V                | 1.5–3 V  | <1.5 V  |
|     | Existing products          |                    |                    |                 |                  | Prototype |                    |          |         |

 STT technology poses as a great potential solution. It can be used to improve hardware security by implementing fast, reconfigurable logic to IC design.

# 2. Spin Transfer Torque Random Access Memory (STTRAM)

- Resistive memory technology to replace traditional charge-based memory.
- Information storage by use of magnetic orientation.
- CMOS compatibility, scalability, non-volatility, low power



# 3. Magnetic Tunnel Junction (MTJ)

• Composed of an oxide layer in between two ferromagnetic layers; one free and one pinned.

 Used to store information as binary bit.

 Resistance is sensed by applying a current to MTJs layers.



• Low resistance is logic state 0 & High resistance is logic state 1.

4. Design and Parameters

#### The precharge latch consists of two MTJs as resistive memory cells to hold our data as binary one or zero.

 The outputs are the voltage out referenced as Q for the left side of the circuit and Q' for the right side of the circuit. There are four inputs for the write; WEN1, WEN2, WEN3, and WEN4.



#### Logic

• The control logic is composed of • Depending on the direction of two inverters and two nand gates, the current, values (either 0 or and it generates the signals to flip 1) are introduced for the Data the MTJ.

and the Write Enable (1-4).

| Bit-Line<br>(Data) | Wen | WEN1 | WEN2 | WEN3 | WEN4 |
|--------------------|-----|------|------|------|------|
| 0                  | 0   | 1    | 0    | 1    | 0    |
| 0                  | 1   | 1    | 1    | 0    | 0    |
| 1                  | 0   | 1    | 0    | 1    | 0    |
| 1                  | 1   | 0    | 0    | 1    | 1    |

#### Write and Read Operations

#### Write Operations

- When writing a 0 1 to the pair of MTJs, WEN1 and WEN2 are low, the top NMOS transistors are on, and the top of the circuit is connected to ground while WEN3 allows the bottom PMOS to turn on.
- When writing 10 to the pair of MTJs, WEN1 and WEN2 are high which allows VDD to be present at the top of the circuit.

# **Read Operations**

- During the pre-charge phase sense enable is low and the PMOS at the top of the circuit allows the circuit to be pre-charged with VDD while the NMOS that connects to ground is not active.
- During the evaluation phase sense enable is high and the VDD PMOS is inactive while the Grounding NMOS is active and allows the circuit to connect to



### 5. Methodology

#### Delay Vs Width Sweeps

- Circuit first created as a schematic and exported as HSPICE netlist.
- Added lines of code to Netlist to measure delay, area, and MTJ orientation.
- Using the netlist, simulations were run of the full circuit where individual transistor widths were adjusted.
- The change in delay due to the changes in transistor widths was then measured for both the Write and Read circuits.



#### Optimization of write (6 Transistors)

 We ran multivariable simulations with four variables to see how the transistor values are affected and to find accurate width values.



#### Optimization of read (12 Transistors)

- Optimization of the read cycle was performed by using HSpice and a netlist that allowed delay and area to be used as weighted goals.
- The netlist contained a parameter which allowed an area goal to be set so that HSpice would determine the best possible transistor size.



#### **Monte Carlo Simulations**

- A Monte Carlo failure rate netlist program was used to test each set of values recorded in the optimization process.
- Each set of our values was run at 1000 iterations to ensure reliability of the circuit to within 0.1% accuracy.
- We looked for values that passed simulations with 0% failure rate, which meant a minimum of 99.9% reliability.
- The optimization for 100 run Monte Carlo yielded best values that had higher delay, lower reliability, and lower area.



#### Layout

- The goal of the layout was to minimize the area the circuit would take up while still being able to perform as desired.
- The first test we ran once our layout was constructed was the Design Rules Checking (DRC), which checks to make sure our design follows the current rules and conventions used in manufacturing.
- All of the nmos and pmos layers must overlap each other and the VDD and VSS must all be formed into one bar across all instances respectively to create one continuous circuit.



#### 6. Results

|       | Write   | ###################################### | Read  |          |        |  |
|-------|---------|----------------------------------------|-------|----------|--------|--|
| Monte | 100     | 1000                                   | Monte | 100      | 1000   |  |
| topN  | 1.693u  | 1.871u                                 | WN1   | 0.77u    | 1.3u   |  |
| topP  | 2.103u  | 2.402u                                 | WN2   | 0.35u    | 0.8u   |  |
| SinkP | 3.506u  | 3.702u                                 | WP1   | 0.73u    | 1.5u   |  |
| SinkN | 2.601u  | 3.001u                                 | WP2   | 0.1u     | 0.1u   |  |
| Area  | 13.699u | 15.249u                                | Area  | 4.05u    | 7.1u   |  |
| Delay | 3.2203n | 2.999n                                 | Delay | 34.9678p | 3.755p |  |

- Write Cycle Transistor sizes; topN was 1.871µm, topP was 2.402µm, SinkP was 3.506µm, and SinkN was 3.001µm
- Read Cycle Transistor sizes; WN1 was 1.3µm, WN2 was 0.8µm, WP1 was 1.5µm, and WP2 was 0.1µm
- Post Layout write path was rerun with parasitics and results showed the unideal delay of 3.5ns
- Post Layout Read Path with parasitics had a delay of 168ps with sensing power of 42.4009 µW. Leakage Power was very low at 1.5594µW at SE frequency of 250 MHz
- Post-Layout 1000 iteration Monte Carlo run with parasitics yielded 100% pass rate for both Write and Read Operations

### 7. Conclusion

- Low delay corresponded with low failure rate and thus high reliability
- High area and high power consumption corresponded with low failure rate
- Optimized values of the read path transistors much smaller than those of the write path. Larger increases in width were needed in the write path than the read path for similar improvements in reliability.
- Focus of future research on this subject will be on the improvement of the write path in terms of area, power consumption, and delay

## 8. References

[1] H. Mahmoodi, A. Attaran, T. Sheaves, "Design of a Non-Volatile Latch using Resistive Memory Technology"

[2] H. Mahmoodi, S. Srinivasan Lakshmipuram<sup>-</sup>, M. Aora, Y. Asgarieh, H. Homayoun, B. Lin and D. M. Tullsen "Resisitive Computation: A Critique." IEEE COMPUTER ARCHITECTURE LETTERS, VOL. 13 NO.2, JULY-DECEMBER

[3] W. Zhao, E. Belhaire and C. Chappert "Spin-MTJ based Non-Volatile

Proceedings of the 7th IEEE International Conference on Nanotechnology August 2-5

2007, Hong Kong

[4] Wicht, Bernhard, Thomas Nirschl, and Doris Schmitt-Landsiedel. "Yield and Speed Optimization of a Latch-Type Voltage Sense Amplifier." IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL.39 NO.07, JULY 2004 [5] Welser, Jeffrey, S.A. Wolf, and Phaedon Avouris. " 282 CHAPTER 8 APPLICATIONS: NANOELECTRONICS AND NANOMAGNETICS Nanotechnology Research Directions for Societal Needs in 2020. London: Springer Dordrecht, 2011.

# 9. Acknowledgements

Thank you to Dr. Hamid Mahmoodi and Ali Attaran for mentoring us in this project with technical, aesthetic, and presentation guidance. Thank you to Synopsys for providing EDA licenses to NECRL and to DARPA for continued funding for this research. We are very grateful for this opportunity brought to us by Dr. Amelito Enriquez and the ASPIRES program.